Free shipping on orders over $99
Power-Constrained Testing of VLSI Circuits

Power-Constrained Testing of VLSI Circuits

A Guide to the IEEE 1149.4 Test Standard

by Bashir M. Al-Hashimi and Nicola Nicolici
Hardback
Publication Date: 28/02/2003

Share This Book:

  $169.00
or 4 easy payments of $42.25 with
afterpay
This item qualifies your order for FREE DELIVERY
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density. This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.
ISBN:
9781402072352
9781402072352
Category:
Electronic devices & materials
Format:
Hardback
Publication Date:
28-02-2003
Language:
English
Publisher:
Springer-Verlag New York Inc.
Country of origin:
United States
Pages:
178
Dimensions (mm):
297x210x12mm
Weight:
0.99kg

This title is in stock with our Australian supplier and should arrive at our Sydney warehouse within 2 - 3 weeks of you placing an order.

Once received into our warehouse we will despatch it to you with a Shipping Notification which includes online tracking.

Please check the estimated delivery times below for your region, for after your order is despatched from our warehouse:

ACT Metro: 2 working days
NSW Metro: 2 working days
NSW Rural: 2-3 working days
NSW Remote: 2-5 working days
NT Metro: 3-6 working days
NT Remote: 4-10 working days
QLD Metro: 2-4 working days
QLD Rural: 2-5 working days
QLD Remote: 2-7 working days
SA Metro: 2-5 working days
SA Rural: 3-6 working days
SA Remote: 3-7 working days
TAS Metro: 3-6 working days
TAS Rural: 3-6 working days
VIC Metro: 2-3 working days
VIC Rural: 2-4 working days
VIC Remote: 2-5 working days
WA Metro: 3-6 working days
WA Rural: 4-8 working days
WA Remote: 4-12 working days

Reviews

Be the first to review Power-Constrained Testing of VLSI Circuits.